dots bg

VLSI Design For Testability - Campus Connect

Learn VLSI Design For Testability course with Maven Silicon

5
(8 ratings)

₹2999.00 ₹5000.00 40% OFF

dots bg

Course Overview

The course focuses on learning advanced digital design, Static Timing Analysis, Verilog HDL and various DFT concepts like the scan chain insertion, fault simulation, fault collapsing and structured techniques, etc.. The course also focuses on exposing Tessent Shell, which is an interface to Tessent tools with a demo on Scan-chain insertion technique.

Schedule of Classes

Course Curriculum

8 Subjects

VLSI COE- M1 - Introduction to VLSI

1 Exercises9 Learning Materials

Introduction to VLSI SoC Design

Electronic System

Video
00:26:43

Smartphone - SoC - Architecture

Video
00:09:55

SoC Design

Video
00:16:59

ASIC Vs FPGA

Video
00:12:07

Knowledge Check : Introduction to VLSI

Exercise

ASIC Design Flow

ASIC Design Flow - Part-1 (Specification)

Video
00:13:04

ASIC Design Flow - Part-2 (Architecture to RTL Design)

Video
00:09:32

ASIC Design Flow - Part-3 (Verification to Gate Level Simulation)

Video
00:09:05

ASIC Design Flow - Part-4 (DFT to STA)

Video
00:10:07

ASIC Design Flow - Part-5 (Layout to GDS - II and AMS Flow)

Video
00:14:03

VLSI COE- M2 - Advanced Digital Design

8 Exercises10 Learning Materials

Introduction To Digital Electronics

Introduction to Digital Electronics

Video
00:13:26

Digital Design Reference Book - Downloadable

Digital Design Reference Book

PDF

Number System and Codes

Number Systems and Codes - Basics

Video
00:37:45

Knowledge Check : Number Systems and Codes

Exercise

Logic Circuits

Logic Circuits

Video
00:55:07

Knowledge Check : Logic Circuits and Boolean Algebra-1

Exercise

Combinational Circuits

Combinational Circuits - I

Video
00:28:25

Knowledge Check : Combinational Circuits - I

Exercise

Combinational Circuits - II

Video
00:44:08

Knowledge Check : Combinational Circuits - 2

Exercise

Sequential Circuits

Sequential Circuits - I

Video
00:40:58

Knowledge Check : Sequential Circuits -1

Exercise

Sequential Circuits - II

Video
00:45:15

Knowledge Check : Sequential Circuits -2

Exercise

Finite State Machine FSM

FSM

Video
00:37:39

Knowledge Check : FSM

Exercise

Memories

Memories

Video
00:25:54

Knowledge Check :Memories -1

Exercise

VLSI COE- M4- Verilog HDL

8 Exercises30 Learning Materials

Verilog HDL Reference Material

Verilog HDL - Quick Reference Guide

PDF

Introduction to Verilog HDL

Setting Expectations - Course Agenda

Video
00:12:01

Introduction to Verilog HDL

Video
00:23:59

Knowledge Check - Introduction to Verilog HDL

Exercise

Data Types

Data Types

Video
00:30:04

Knowledge Check - Data Types

Exercise

Verilog Operators

Verilog Operators

Video
00:30:06

Knowledge Check - Verilog Operators

Exercise

Verilog for Verification

Verilog for Verification

Video
00:29:07

Knowledge Check - Verilog for Verification

Exercise

Assignments

Assignments

Video
00:23:21

Knowledge Check - Assignments

Exercise

Structured Procedures

Structured Procedures

Video
00:20:31

Knowledge Check - Structured Procedures

Exercise

Synthesis Coding Style

Synthesis Coding Style

Video
00:20:59

Knowledge Check - Synthesis Coding Style

Exercise

Finite State Machine

Finite State Machine

Video
00:16:19

Knowledge Check - Finite State Machine

Exercise

Summary

Verilog HDL Summary

Video
00:23:58

Verilog RTL Coding Examples

Video
00:28:40

Verilog Labs

Instructions - Verilog Labs

PDF

Verilog Lab Manual

PDF

EDA Tools - Installation Guide

Video
00:18:50

EDA Tools - User Guide

Video
00:05:22

Solution to Lab1

Video
00:22:02

Solution to Lab 2

Video
00:17:12

Solution to Lab 3

Video
00:11:57

Solution to Lab 4

Video
00:06:53

Solution to Lab 5

Video
00:06:41

Solution to Lab 6

Video
00:08:18

RISC-V RTL Design

ALU Design

Video
00:11:03

ALU Verification

Video
00:07:48

Integer file design

Video
00:07:12

Integer File Verification

Video
00:09:19

RISC-V RTL Design & Verification Part -1

Video
00:13:41

RISC-V RTL Design & Verification Part -2

Video
00:12:22

RISC-V RTL Design & Verification Part -3

Video
00:19:45

RISC-V RTL Design & Verification Part -4

Video
00:06:21

VLSI COE- M6 - Static Timing Analysis

6 Exercises14 Learning Materials

STA : Introduction

Why & What is Timing Analysis?

Video
00:07:40

Types of Timing Analysis

Video
00:10:22

False Paths & Multi Cycle Paths

Video
00:19:36

STA in Design Flow

Video
00:05:24

Knowledge Check - STA Introduction

Exercise

STA Reference Book

STA Reference Book

PDF

STA: Clock

Clock - Part -1

Video
00:17:35

Clock - Part - 2

Video
00:17:41

Knowledge Check - Clock

Exercise

STA : Timing Parameters

Timing Parameters in STA - Part-1

Video
00:15:49

Timing Parameters in STA - Part-2

Video
00:13:58

Timing Parameters in STA - Part-3

Video
00:10:24

Knowledge Check - Timing Parameters

Exercise

STA: Timing Analysis Procedure

Timing Analysis on Sequential Circuits - Part-1

Video
00:18:30

Timing Analysis on Sequential Circuits - Part-2

Video
00:12:48

STA Procedure

Video
00:10:27

Knowledge Check - Timing analysis Procedure

Exercise

STA : Techniques to Improve Timing

Different Techniques to improve timing

Video
00:12:51

Knowledge Check - Techniques to Improve Timing

Exercise

Module Test : STA

Module Test : STA

Exercise

VLSI COE- M10 - Design For Testability DFT

1 Exercises14 Learning Materials

Overview on DFT

Introduction to DFT

Video
00:11:15
FREE

Types of Testing

Video
00:08:24

Basic Testing Principles

Video
00:11:39

Fault Collapsing

Video
00:12:27

What is DFT?

Video
00:10:50

DFT Techniques - Ad-hoc Techniques

Video
00:10:15

DFT Techniques- Structured Techniques

Video
00:09:15

BIST & boundary Scan

Video
00:12:08

Introduction to BIST, LBIST & MBIST

Video
00:19:59

Knowledge check: DFT

Exercise

DFT - Project Demo

Introduction

Video
00:00:55

Boundary Scan

Video
00:08:04

Scan Chain Insertion

Video
00:07:43

ATPG

Video
00:07:44

EDT IP Core Insertion

Video
00:04:53

VLSI COE- M12 - Business Communication

5 Learning Materials

Business Communication Skills

Email Writing - Tips and Tricks

Video
00:36:17

Unsaid rules of the workplace

Video
00:38:53

Why and What of an Interview- All about the Mindset

Video
00:13:56

Telephone and Video Etiquette

Video
00:27:15

How to ace a job interview?

Video
00:18:02

Digital Design - Hands On

18 Learning Materials

Digital Electronics

Introduction to Digital Electronics

Video
00:13:26

Number Systems and Codes

Assignment 1

PDF

Solution to Assignment 1

Video
00:22:30

Logic Circuits

Assignment 2

PDF

Solution to Assignment 2

Video
00:30:12

Combinational Circuits

Assignment 3

PDF

Solution to Assignment 3

Video
00:40:34

Assignment 4

PDF

Solution to Assignment 4

Video
00:30:42

Sequential Circuits

Assignment 5

PDF

Solution to Assignment 5

Video
00:24:51

Assignment 6

PDF

Solution to Assignment 6

Video
00:29:49

Finite State Machines

Assignment 7

PDF

Solution to Assignment 7

Video
00:45:24

Feedback Form

Feedback Form

External Link

Memories

Assignment 8

PDF

Solution to Assignment 8

Video
00:08:28

Verilog HDL - Hands On

5 Learning Materials

Verilog HDL Review

Verilog HDL Summary

Video
00:23:58

Verilog RTL Coding Examples

Video
00:28:40

Feedback Form

Feedback Form

External Link

Verilog Project

Explanation to Project Specification

Video
00:38:05

Alarm Clock Project Specification

PDF

Course Instructor

Ratings & Reviews

5 /5

8 ratings

8 reviews

5

100%

4

0%

3

0%

2

0%

1

0%
M
Manu

10 months ago

Incredible course! Learned so much more than I anticipated. Strongly suggest it to anyone looking to upskill.
J
Jayashree

10 months ago

It provides practical and industry-relevant training on DFT techniques to enhance chip testability.
D
Divya

10 months ago

Thank you for sharing such valuable information.